Visible to Intel only — GUID: kfi1699468664918
Ixiasoft
1. About the GTS CPRI PHY FPGA IP
2. Getting Started
3. GTS CPRI PHY IP Parameter Settings
4. Functional Description
5. Interface Signals
6. GTS CPRI PHY IP Registers
7. GTS CPRI PHY IP Troubleshooting
8. GTS CPRI PHY Intel FPGA IP User Guide Archives
9. Document Revision History for the GTS CPRI PHY Intel FPGA IP User Guide
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: kfi1699468664918
Ixiasoft
1.1. GTS CPRI PHY IP Features
- Compliant with the CPRI Specification V7.0 (2015-10-09).
- Line bit rates of;
- 1.228 Gbps
- 2.4576 Gbps
- 3.072 Gbps
- 4.9152 Gbps
- 6.144 Gbps
- 9.8304 Gbps
- 10.1376 Gbps without RS-FEC
- 12.16512 Gbps without RS-FEC
- 24.33024 Gbps without RS-FEC
- Deterministic latency measurement.
- Register access interface to external or on-chip processor, using the Intel® Avalon® memory-mapped interconnect specification.
- Physical medium sttachment (PMA) adaptation.
CPRI Line Bit Rate (Gbps) | RS-FEC Support | Reference Clock (MHz) | Deterministic Latency Support |
---|---|---|---|
1.2288 | No | 153.6 or 122.88 | Yes |
2.4576 | No | 153.6 or 122.88 | Yes |
3.072 | No | 153.6 or 122.88 | Yes |
4.9152 | No | 153.6 or 122.88 | Yes |
6.144 | No | 153.6 or 122.88 | Yes |
9.8304 | No | 153.6 or 122.88 | Yes |
10.1376 | Without | 184.32 or 122.88 | Yes |
12.16512 | Without | 184.32 or 122.88 | Yes |
24.33024 | Without | 184.32 or 122.88 | Yes |