Visible to Intel only — GUID: tnf1699470846001
Ixiasoft
1. About the GTS CPRI PHY FPGA IP
2. Getting Started
3. GTS CPRI PHY IP Parameter Settings
4. Functional Description
5. Interface Signals
6. GTS CPRI PHY IP Registers
7. GTS CPRI PHY IP Troubleshooting
8. GTS CPRI PHY Intel FPGA IP User Guide Archives
9. Document Revision History for the GTS CPRI PHY Intel FPGA IP User Guide
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: tnf1699470846001
Ixiasoft
5.1.1. GTS CPRI PHY IP Required Clock Frequencies
Port Name | Frequency (MHz) | Notes | |
---|---|---|---|
i_reconfig_clk | 100 | Provides control and status register access on all the Avalon® memory-mapped interfaces. | |
o_tx_clkout | 245.76 | System clock divided by 2. | |
o_tx_clkout2 | 368.64 | Line rate TX PLL div66 for 24G line rate. Agilex 5 E-Series device group A and Agilex 5 D-Series only. | |
184.32 | Line rate TX PLL div66 for 12G line rate. | ||
153.6 | CPRI PHY system clock times (64/66) for 10G channels. | ||
245.76 | Line rate TX PLL div40 for 9.8G line rate | ||
153.6 | Line rate TX PLL div40 for 6G line rate | ||
245.76 | CPRI PHY system clock for 4.9G channels. | ||
153.6 | CPRI PHY system clock for 3G channels. | ||
122.88 | CPRI PHY system clock for 2.4G channels. | ||
61.44 | CPRI PHY system clock for 1.2G channels. | ||
o_rx_clkout | 245.76 |
System clock divided by 2 | |
o_rx_clkout2 | 368.64 | Line rate RX CDR div66 for 24G line rate Agilex 5 E-Series device group A and Agilex 5 D-Series only. | |
184.32 | Line rate RX CDR div66 for 12G line rate | ||
153.6 | Derived from recovered clock for 10G channels. | ||
245.76 | Line rate TX PLL div40 for 9.8G line rate | ||
153.6 | Line rate TX PLL div40 for 6G line rate | ||
245.76 | Derived from recovered clock for 4.9G channels. | ||
153.6 | Derived from recovered clock for 3G channels. | ||
122.88 | Derived from recovered clock for 2.4G channels. | ||
61.44 | Derived from recovered clock for 1.2G channels. | ||
i_sampling_clk | 250 | Sampling clock for deterministic logic from external source. | |
o_cdr_divclk | 61.44 | Derived from reference clock of 122.88 MHz for 12G and 24G channels (refclk/N, N=2) | |
30.72 | Derived from reference clock of 122.88 MHz for 10G channels (refclk/N, N=2) | ||
92.16 | Derived from reference clock of 184.32 MHz (refclk/N, N=2). Applicable for 64B/66B line rates |
||
153.6 | Derived from reference clock of 153.6 MHz (refclk/N, N=1). Applicable for 8B/10B line rates |
||
122.8 | Derived from reference clock of 122.88 MHz (refclk/N, N=1). Applicable for 8B/10B line rates. |