LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs

ID 813929
Date 4/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1. LVDS SERDES Intel® FPGA IP Timing

Use the Quartus® Prime software to generate the required timing constraint to perform proper timing analysis of the LVDS SERDES IP in Agilex™ 5 devices.
Table 30.   LVDS SERDES IP Timing Components
Timing Component Description
Source Synchronous Paths

The source synchronous paths are paths where clock and data signals are passed from the transmitting devices to the receiving devices. For example:

  • FPGA/LVDS SERDES/transmitter to external receiving device
  • External transmitting device to FPGA/non-DPA mode/LVDS SERDES receiving path
Dynamic Phase Alignment Paths

A DPA block registers the I/O capture paths in soft-CDR and DPA-FIFO modes. The DPA block dynamically chooses the best phase from the PLL VCO clocks to latch the input data.

Internal FPGA Paths

The internal FPGA paths are the paths inside the FPGA fabric:

  • LVDS SERDES receiver hardware to core registers paths
  • Core registers to LVDS SERDES transmitter hardware paths
  • Others core registers to core registers path

The Timing Analyzer reports the corresponding timing margins.

Table 31.   LVDS SERDES IP Timing Constraint FilesThis table lists the timing files generated by the LVDS SERDES IP. Use these files for successful timing analysis of the LVDS SERDES IP. You can find these files in the <variation_name>/intel_lvds_core10_ph2_191/synth directory.
File Name Description

<variation_name>_intel_lvds_core10_ph2_191_<random_id>.sdc

This .sdc file allows the Quartus® Prime Fitter to optimize timing margins with timing-driven compilation. The file also allows the Timing Analyzer to analyze the timing of your design.

The IP uses the .sdc for the following operations:

  • Creating clocks on PLL inputs
  • Creating generated clocks
  • Calling derive_clock_uncertainty
  • Creating proper multi-cycle constraints

You can locate this file in the .qip generated during IP generation.

sdc_util.tcl This .tcl file is a library of functions and procedures that the .sdc uses.