Visible to Intel only — GUID: ulm1645854086643
Ixiasoft
1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
Visible to Intel only — GUID: ulm1645854086643
Ixiasoft
4.2.1.2. Center-Aligned inclock to rx_in
To specify a center-aligned relationship between inclock and rx_in, specify a 180° phase shift.
Figure 13. 180° Center-Aligned inclock ×8 Deserializer Waveform with a Single Rate Clock
The inclock to rx_in phase shift relationship you specify is independent of the inclock frequency.
To specify a center-aligned DDR inclock to rx_in relationship, specify a 180° phase shift.
Figure 14. 180° Center Aligned inclock ×x8 Deserializer Waveform with a DDR Clock