LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs

ID 813929
Date 4/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.1. LVDS SERDES Transmitter Blocks

In the Agilex™ 5 LVDS SERDES transmitter, the serializer receives up to 8 bits 0 wide parallel data from the FPGA fabric.
Figure 3. LVDS SERDES Transmitter


  • The serializer clocks the data into the registers and serializes the data using a multiplexer.
  • The I/O PLL that drives the data to the differential buffer clocks the shift registers.
  • The multiplexer transmits the MSB of the parallel data first.
Note: The PLL that drives the SERDES channel must operate in integer PLL mode.