Visible to Intel only — GUID: yvw1699222038590
Ixiasoft
1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
Visible to Intel only — GUID: yvw1699222038590
Ixiasoft
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
If you use the LVDS SERDES Intel® FPGA IP in an I/O lane, you can use remaining pins of the lane only for the GPIO Intel® FPGA IP. You can also place a pin in the same I/O lane without using the GPIO IP. However, you cannot mix the LVDS SERDES IP with the PHY Lite for Parallel Interfaces Intel® FPGA IP or the External Memory Interfaces (EMIF) IP in the same I/O lane.