Visible to Intel only — GUID: zct1646306094503
Ixiasoft
1. Agilex™ 5 LVDS SERDES Overview
2. Agilex™ 5 LVDS SERDES Architecture
3. Agilex™ 5 LVDS SERDES Transmitter
4. Agilex™ 5 LVDS SERDES Receiver
5. Agilex™ 5 High-Speed LVDS I/O Implementation Guide
6. Agilex™ 5 LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Agilex™ 5 LVDS SERDES Design Guidelines
9. Agilex™ 5 LVDS SERDES Troubleshooting Guidelines
10. Document Revision History for the LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
Visible to Intel only — GUID: zct1646306094503
Ixiasoft
8. Agilex™ 5 LVDS SERDES Design Guidelines
Different functions of the SERDES have different guidelines, placement restrictions, connection requirements, and clocking requirements.
Section Content
Use PLLs in Integer PLL Mode for LVDS SERDES
Use High-Speed Clock from PLL to Clock SERDES Only
Pin Placement for Differential Channels
SERDES Pin Pairs for Soft-CDR Mode
Placing LVDS SERDES Transmitters and Receivers with External PLL
Sharing LVDS SERDES I/O Lane with Other Intel FPGA IPs