Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 813665
Date 10/07/2024
Public
Document Table of Contents

7.3.3. Reset Scheme

The global reset signal of the design example is asynchronous and active-high. Asserting this signal resets all channels and their components. Upon power-up, reset the design example.

Upon power-up, reset the design example (i_rst_n, i_tx_rst_n, and i_rx_rst_n).

Figure 36. Reset Scheme for 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
Reset controls for the design can be done through the In-System Sources and Probes (ISSP) provided in the example design with reset inputs mapped as below:
Bit ISSP
0 reconfig_reset
1 i_rx_rst_n
2 i_tx_rst_n
3 i_rst_n