Visible to Intel only — GUID: pro1551324804850
Ixiasoft
1. Intel Agilex® 7 M-Series LVDS SERDES Overview
2. Intel Agilex® 7 M-Series LVDS SERDES Architecture
3. Intel Agilex® 7 M-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 M-Series LVDS SERDES Receiver
5. Intel Agilex® 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 M-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
8.1. Use PLLs in Integer PLL Mode for LVDS
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS Transmitters and Receivers in the Same GPIO-B Sub-Bank
8.6. VCCIO_PIO Power Scheme for LVDS SERDES
Visible to Intel only — GUID: pro1551324804850
Ixiasoft
8.5. Placing LVDS Transmitters and Receivers in the Same GPIO-B Sub-Bank
If you want to place both LVDS transmitter and receiver interfaces in the same GPIO-B sub-bank, use an external PLL.
- To use an external PLL, in the LVDS SERDES IP parameter editor, turn on the Use external PLL option.
- You can generate two instances of the LVDS SERDES IP—a receiver and a transmitter.
- In each instance, you can use up to the following number of channels:
- 23 transmitters, with one inclock for the I/O PLL
- 23 DPA or non-DPA receivers, with one inclock for the I/O PLL
- 8 soft-CDR receivers
- Generate the IOPLL Intel® FPGA IP and ensure that the .qsf file lists the IOPLL IP before the LVDS SERDES IP. This order is required for your design to compile with the proper clock constraints.
- Connect the same PLL to both the transmitter and receiver instances. You can either use the coreclock from the LVDS transmitter instance or the coreclock from the LVDS receiver instance to clock your core logic. For the RX Soft-CDR mode, connect the coreclock of the LVDS transmitter instance to the ext_pll_1_outclock2 port of the LVDS receiver instance.
- Set the I/O standard for the refclk port of the IOPLL IP to be compatible with the I/O standard used by the LVDS SERDES IP.
- If you are using an external PLL, ensure that the PLL outclock frequency is the same as the LVDS data rate.
- For DPA receiver LVDS interface that uses more than 4 bytes, use two external PLLs.
Related Information