Visible to Intel only — GUID: qbn1572512894398
Ixiasoft
1. Intel Agilex® 7 M-Series LVDS SERDES Overview
2. Intel Agilex® 7 M-Series LVDS SERDES Architecture
3. Intel Agilex® 7 M-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 M-Series LVDS SERDES Receiver
5. Intel Agilex® 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 M-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
8.1. Use PLLs in Integer PLL Mode for LVDS
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS Transmitters and Receivers in the Same GPIO-B Sub-Bank
8.6. VCCIO_PIO Power Scheme for LVDS SERDES
Visible to Intel only — GUID: qbn1572512894398
Ixiasoft
6.1.1.2. Obtaining TCCS Report
For LVDS transmitters, the Intel® Quartus® Prime software generates the TCCS report (report_tccs) that provides the TCCS values for serial output ports.
Before you begin, compile your project and ensure that the compilation is successful.
- From the Intel® Quartus® Prime menu, select Tools > Timing Analyzer.
The Timing Analyzer window appears.
- In the Task pane of the Timing Analyzer window, double-click Update Timing Netlist.
- From the Timing Analyzer menu, select Reports > IP Specific > Report TCCS.