Visible to Intel only — GUID: kmb1551255800584
Ixiasoft
1. Intel Agilex® 7 M-Series LVDS SERDES Overview
2. Intel Agilex® 7 M-Series LVDS SERDES Architecture
3. Intel Agilex® 7 M-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 M-Series LVDS SERDES Receiver
5. Intel Agilex® 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 M-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
8.1. Use PLLs in Integer PLL Mode for LVDS
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS Transmitters and Receivers in the Same GPIO-B Sub-Bank
8.6. VCCIO_PIO Power Scheme for LVDS SERDES
Visible to Intel only — GUID: kmb1551255800584
Ixiasoft
3. Intel Agilex® 7 M-Series LVDS SERDES Transmitter
The M-Series LVDS SERDES transmitters are dedicated circuitries.
Each dedicated transmitter circuitry consists of:
- A transmitter buffer
- A serializer
- PLL shared with other SERDES within the same I/O bank
Dedicated Circuitry / Feature | Description |
---|---|
Differential I/O buffer | Supports True Differential Signaling I/O standard, which is compatible with LVDS, RSDS, SLVS, and Mini-LVDS. |
Serializer | 4-bit or 8-bit3 wide serializer |
Phase-locked loops (PLLs) | Clocks the registers |
Programmable VOD | Adjusts the output voltage swing |
Programmable pre-emphasis | Boosts output current |
3 Serialization factor of 8 is available only in M-Series FPGAs production devices.