Visible to Intel only — GUID: mht1676377698844
Ixiasoft
1. Intel Agilex® 7 M-Series LVDS SERDES Overview
2. Intel Agilex® 7 M-Series LVDS SERDES Architecture
3. Intel Agilex® 7 M-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 M-Series LVDS SERDES Receiver
5. Intel Agilex® 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 M-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: M-Series
8.1. Use PLLs in Integer PLL Mode for LVDS
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS Transmitters and Receivers in the Same GPIO-B Sub-Bank
8.6. VCCIO_PIO Power Scheme for LVDS SERDES
Visible to Intel only — GUID: mht1676377698844
Ixiasoft
8.6. VCCIO_PIO Power Scheme for LVDS SERDES
VCCIO_PIO (V) | LVDS SERDES Transmitter | LVDS SERDES Receiver |
---|---|---|
1.3 | Yes | Yes |
1.2 | — | Yes |
1.1 | — | Yes |
1.05 | — | Yes |
If you use the SLVS-400 I/O standard with the LVDS SERDES receiver, the supported VCCIO_PIO is 1.1 V or 1.2 V.