Visible to Intel only — GUID: ssx1572417894115
Ixiasoft
1. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Overview
2. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Architecture
3. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Transmitter
4. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Receiver
5. Intel Agilex® 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
6. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Design Guidelines
9. Intel Agilex® 7 F-Series and I-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
11. Document Revision History for the Intel Agilex® 7 LVDS SERDES User Guide: F-Series and I-Series
Visible to Intel only — GUID: ssx1572417894115
Ixiasoft
5.1.4. Generating the LVDS SERDES Intel® FPGA IP
Using the LVDS SERDES Intel® FPGA IP parameter editor, you can customize the IP settings and generate the IP variant files, simulation testbench, and HDL instantiation template.
Before you begin, create or open an Intel® Quartus® Prime project.
Figure 22. LVDS SERDES Intel FPGA IP Parameter Editor
- In the IP Catalog window, double-click LVDS SERDES Intel® FPGA IP .
The Parameter Editor window appears.
- Specify a top-level name for your new IP variant and click Create.
Do not include space and special characters in the name and file path.
- Set the values in the Parameters tab.
The System Messages tab displays errors and warning for the parameters settings.
- From the Parameter Editor menu, select File > Save.
The parameter editor saves the IP variant settings in the <your_ip> .ip file.
- To generate the IP variant HDL files:
- Click Generate HDL.
The Generation window appears.
- Specify the output file generation options and click Generate.
The parameter editor generates the synthesis and simulation files as you specified, and automatically adds the .ip file of the variant to your project.
- Click Close.
- Click Generate HDL.
- To generate a simulation testbench:
- From the Parameter Editor menu, select Generate > Generate Testbench System.
- Specify the testbench generation options and click Generate.
- Click Close.
- To generate an HDL instantiation template that you can copy and paste into your text editor:
- From the Parameter Editor menu, select Generate > Show Instantiation Template.
- Select the HDL Language.
The code template appears in the Example HDL box.
- Click Copy and then click Close.
After generating and instantiating your IP variant, assign appropriate pins to connect the ports.