Visible to Intel only — GUID: uqb1488510900993
Ixiasoft
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
Differential SSTL I/O Standards Specifications
Differential HSTL and HSUL I/O Standards Specifications
Differential I/O Standards Specifications
High-Speed I/O Specifications
DPA Lock Time Specifications
LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
Memory Standards Supported by the Hard Memory Controller
DLL Range Specifications
DQS Logic Block Specifications
Memory Output Clock Jitter Specifications
OCT Calibration Block Specifications
POR Specifications
JTAG Configuration Timing
FPP Configuration Timing
AS Configuration Timing
DCLK Frequency Specification in the AS Configuration Scheme
PS Configuration Timing
Initialization
Configuration Files
Minimum Configuration Time Estimation
Remote System Upgrades
User Watchdog Internal Circuitry Timing Specifications
Visible to Intel only — GUID: uqb1488510900993
Ixiasoft
Transceiver Performance for Intel® Cyclone® 10 GX Devices
Symbol/Description | Condition | Datarate | Unit |
---|---|---|---|
Chip-to-Chip 29 | Maximum data rate VCCR_GXB = VCCT_GXB = 1.03 V |
12.5 | Gbps |
Maximum data rate VCCR_GXB = VCCT_GXB = 0.95 V |
11.3 | Gbps | |
Minimum Data Rate | 1.0 30 | Gbps | |
Backplane | Maximum data rate VCCR_GXB = VCCT_GXB = 1.03 V |
6.6 | Gbps |
Minimum Data Rate | 1.0 30 | Gbps |
Symbol/Description | Condition | Frequency | Unit |
---|---|---|---|
Supported Output Frequency | Maximum Frequency | 6.25 | GHz |
Minimum Frequency | 500 | MHz |
Symbol/Description | Condition | Frequency | Unit |
---|---|---|---|
Supported Output Frequency | Maximum Frequency | 5.15625 | GHz |
Minimum Frequency | 2450 | MHz |
Related Information
29 Chip-to-chip links are applications with short reach channels.
30 Intel® Cyclone® 10 GX transceivers can support data rates down to 125 Mbps with over sampling. You must create your own over sampling logic.