Visible to Intel only — GUID: nik1410564916877
Ixiasoft
Visible to Intel only — GUID: nik1410564916877
Ixiasoft
5.5. Intel-Defined VSEC Registers
Bits |
Register Description |
Value |
Access |
---|---|---|---|
[15:0] |
PCI Express Extended Capability ID. Intel-defined value for VSEC Capability ID. |
0x000B |
RO |
[19:16] |
Version. Intel-defined value for VSEC version. |
0x1 |
RO |
[31:20] |
Next Capability Offset. Starting address of the next Capability Structure implemented, if any. |
Variable |
RO |
Bits |
Register Description |
Value |
Access |
---|---|---|---|
[15:0] |
VSEC ID. A user configurable VSEC ID. |
User entered |
RO |
[19:16] |
VSEC Revision. A user configurable VSEC revision. |
Variable |
RO |
[31:20] |
VSEC Length. Total length of this structure in bytes. |
0x044 |
RO |
Bits |
Register Description |
Value |
Access |
---|---|---|---|
[31:0] |
Intel Marker. This read only register is an additional marker. If you use the standard Intel Programmer software to configure the device with CvP, this marker provides a value that the programming software reads to ensure that it is operating with the correct VSEC. |
A Device Value |
RO |
Bits |
Register Description |
Value |
Access |
---|---|---|---|
[127:96] |
JTAG Silicon ID DW3 | Application Specific |
RO |
[95:64] |
JTAG Silicon ID DW2 | Application Specific |
RO |
[63:32] |
JTAG Silicon ID DW1 | Application Specific |
RO |
[31:0] |
JTAG Silicon ID DW0. This is the JTAG Silicon ID that CvP programming software reads to determine that the correct SRAM object file (.sof) is being used. |
Application Specific |
RO |
Bits |
Register Description |
Value |
Access |
---|---|---|---|
[15:0] |
Configurable device or board type ID to specify to CvP the correct .sof. |
Variable |
RO |