Visible to Intel only — GUID: udz1657178880602
Ixiasoft
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Reset and Debug Signals
4.3.7. Control and Status Registers
4.3.8. Trap Controller
4.3.9. Memory and I/O Organization
4.3.10. RISC-V based Debug Module
4.3.11. Error Correction Code (ECC)
Visible to Intel only — GUID: udz1657178880602
Ixiasoft
3.3.7.3. Trigger
The Nios® V processor core supports one address or data match trigger. The trigger registers are accessible using RISC-V csr opcodes or abstract debug commands. The firing of trigger can either enter the Debug Mode or raise a breakpoint exception, which depends on the trigger registers.
Name | Registers | Description |
---|---|---|
tselect | Trigger Select | Nios® V processor supports one trigger, therefore the processor selects Trigger 0 at default (value set at 0). |
tdata1 | Trigger Data 1 | The value of type field is 2 to represent Trigger 0 as an address or data match trigger. Write behavior to tdata registers depends on the dmode field. The remaining bits acts as mcontrol. |
mcontrol | Match Control | Controls address and data trigger implementation according to action, m, execute, store and load fields. The Nios® V processor does not implement other fields. |
tdata2 | Trigger Data 2 | Holds trigger-specific data (virtual address, instruction opcode, data stored or loaded). |
tinfo | Trigger Info | The value of info field is 4 at default to signify tdata1.type is 2. This implies selected trigger is an address or data match trigger. |
Based on the bit field setting in mcontrol register, Nios® V processor can implement different trigger types after the selected trigger matches the tdata2 register.
Triggers | Condition | Firing Time | Exception Program Counter |
---|---|---|---|
Instruction Address Trigger | Program Counter matches tdata2 | Before executing the instruction | The processor sets the Machine Exception Program Counter (mepc) to the instruction address (PC). |
Instruction Opcode Trigger | Instruction opcode matches tdata2 | Before executing the instruction | |
Store Address Trigger | Store address matches tdata2 | After executing the store instruction | The processor sets the mepc to the next instruction address (PC + 4). |
Store Data Trigger | Store data matches tdata2 | After executing the store instruction | |
Load Address Trigger | Load address matches tdata2 | After executing the load instruction | |
Load Data Trigger | Load data matches tdata2 | After executing the load instruction |
Trigger | mcontrol bit fields | |||
---|---|---|---|---|
select | execute | store | load | |
Instruction Address | 0 | 1 | 0 | 0 |
Instruction Opcode | 1 | 1 | 0 | 0 |
Store Address | 0 | 0 | 1 | 0 |
Store Data | 1 | 0 | 1 | 0 |
Load Address | 0 | 0 | 0 | 1 |
Load Data | 1 | 0 | 0 | 1 |
Note: The trigger is disabled in the following situations:
- The Nios® V processor is in debug mode.
- The Nios® V processor is in machine mode, while mcontrol.m or mcontrol.type is 0.