Visible to Intel only — GUID: wto1629183686134
Ixiasoft
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Reset and Debug Signals
4.3.7. Control and Status Registers
4.3.8. Trap Controller
4.3.9. Memory and I/O Organization
4.3.10. RISC-V based Debug Module
4.3.11. Error Correction Code (ECC)
Visible to Intel only — GUID: wto1629183686134
Ixiasoft
6. Document Revision History for the Nios® V Processor Reference Manual
Document Version | Quartus® Prime Version | Changes |
---|---|---|
2024.07.26 | 24.2 |
|
2024.04.01 | 24.1 |
|
2023.12.11 | 23.4 |
|
2023.10.02 | 23.3 |
|
2023.05.26 | 23.1 | Added a link to AN 980: Nios® V Processor Quartus® Prime Software Support. |
2023.04.14 | 23.1 |
|
Document Version | Quartus® Prime Version | IP Version | Changes |
---|---|---|---|
2022.10.31 | 22.1std | 1.0.0 |
|
2022.09.26 | 22.3 | 22.3.0 |
|
2022.08.01 | 22.2 | 21.3.0 |
|
2022.06.30 | 22.1 | 21.2.0 | Added new section Reset and Debug Signals. |
2022.03.28 | 21.4 | 21.1.1 | Updated RISC-V based Debug Module section with details for Nios® V processor. |
2021.12.13 | 21.4 | 21.1.1 | Updated IP version and Quartus® Prime version. |
2021.11.15 | 21.3 | 21.1.0 | Edited Table: Architecture Performance in Section: Processor Performance Benchmarks.
|
2021.10.04 | 21.3 | 21.1.0 | Initial release. |