Arria® V Device Handbook: Volume 2: Transceivers

ID 683573
Date 5/29/2020
Public
Document Table of Contents

1.5. Document Revision History

The revision history for this chapter.
Table 36.  Document Revision History
Date Version Changes
May 2020 2020.05.29 Made the following change:
  • Removed continuous as an AEQ mode option for Continuous Time Linear Equalization (CTLE).
April 2019 2019.04.04 Made the following changes:
  • Updated "8B/10B Decoder Block Diagram in Single-Width Mode" figure.
January 2016 2016.01.28 Made the following change:
  • Added the "Calibration Block Boundary" section.
September 2014 2014.09.30
  • Changed the Transceiver Bank and PCIe Hard IP Location for GT Devices figure to show Ch0 of GXB_L1 as a 10-Gbps channel. Also added notes to the figure.
  • Added an example calculation for the maximum supported data rate and a related link to the Arria V Device Datasheet in the Transceiver Channel Architecture section.
  • Added a description of rx_syncstatus to the Word Aligner in Manual Alignment Mode section.
  • Added a description of rx_syncstatus to the Word Aligner in Deterministic Latency State Machine Mode section.
  • Changed "MegaWizard Plug-in Manager" to "Parameter Editor" in the 10G PCS Architecture for Arria V GZ Devices and Frame Generator sections.
March 2014 2014.03.07
  • Updated Table 1-7.
  • Updated the Transmitter Buffer section.
  • Updated the Word Aligner section.
  • Updated the Word Aligner in Deterministic Latency State Machine Mode section.
  • Updated the Clock Divider section.
  • Updated Figure 1-28.
  • Added a note to the Rate Match FIFO section.
October 2013 2013.10.18
  • Updated the Transceiver Architecture in Arria V Devices section.
  • Updated the Enhanced Small Form-Factor Pluggable (SFP+) Interface section.
  • Updated the Channel PLL Architecture section.
  • Updated Table 1-1.
  • Updated Table 1-6.
  • Updated Table 1-22.
May 2013 2013.05.06
  • Added link to the known document issues in the Knowledge Base
  • Updated Figure 1-1.
  • Updated Table 1-6.
  • Updated the Adaptive Equalization Mode section.
  • Updated the Transmitter Buffer section.
  • Updated the Receiver Buffer section.
  • Updated the Clock Divider section.
  • Updated the Word Aligner in Manual Alignment Mode section.
  • Updated the Bit Slip Mode section.
  • Updated the Auxiliary Transmit (ATX) PLL Architecture section.
March 2013 2013.03.15
  • Updated Figure 1-2.
  • Updated Figure 1-3, and clarified the data rate for rx-only channels.
  • Updated Figure 1-7, and clarified the data rate for rx-only channels.
  • Updated Transceiver Banks .
  • Added 10-Gbps Support Capability in GT and ST Devices.
  • Added Enhanced Small Form-Factor Pluggable (SFP+) Modules.
  • Added 10GBase-KR Support.
  • Added 9.8 Gbps CPRI Application.
  • Added Transceiver Channel Architecture.
November 2012 2012.11.19 Reorganized content and updated template
June 2012 1.2
  • Merged information from Transceiver Basics for Arria V Devices, version 1.1 into this chapter.