Visible to Intel only — GUID: sam1403476279024
Ixiasoft
1.1. Key Advantages of Arria® V Devices
1.2. Summary of Arria® V Features
1.3. Arria® V Device Variants and Packages
1.4. I/O Vertical Migration for Arria® V Devices
1.5. Adaptive Logic Module
1.6. Variable-Precision DSP Block
1.7. Embedded Memory Blocks
1.8. Clock Networks and PLL Clock Sources
1.9. FPGA General Purpose I/O
1.10. PCIe* Gen1, Gen2, and Gen 3 Hard IP
1.11. External Memory Interface
1.12. Low-Power Serial Transceivers
1.13. SoC with HPS
1.14. Dynamic Reconfiguration
1.15. Enhanced Configuration and Configuration via Protocol
1.16. Power Management
1.17. Document Revision History
Visible to Intel only — GUID: sam1403476279024
Ixiasoft
1.7.3. Embedded Memory Configurations
Memory Block | Depth (bits) | Programmable Width |
---|---|---|
MLAB | 32 | x16, x18, or x20 |
6411 | x10 | |
M20K | 512 | x40 |
1K | x20 | |
2K | x10 | |
4K | x5 | |
8K | x2 | |
16K | x1 | |
M10K | 256 | x40 or x32 |
512 | x20 or x16 | |
1K | x10 or x8 | |
2K | x5 or x4 | |
4K | x2 | |
8K | x1 |
11 Available for Arria V GZ devices only.