DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook

ID 683337
Date 6/20/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.6.1.1. Hardware Verification Design Example

DSP Builder design example for off chip source and sink buffers.
Figure 30. Top-Level SystemShows source and sink buffers and DUT.
Figure 31. Source Buffer AddressGen block triggers reads from SharedMem to drive DUT input. RegField initiates execution of the AddressGen block from host.
Figure 32. Sink Buffer
Figure 33.  Platform Designer System master_0 is the instance of JTAG debug master. syscon_api_sil_ex_0 is the instance of the top-level DSP Builder system, which contains test buffers.
Figure 34. MATLAB API