Visible to Intel only — GUID: sam1403480256945
Ixiasoft
Key Advantages of Intel® Arria® 10 Devices
Summary of Intel® Arria® 10 Features
Intel® Arria® 10 Device Variants and Packages
I/O Vertical Migration for Intel® Arria® 10 Devices
Adaptive Logic Module
Variable-Precision DSP Block
Embedded Memory Blocks
Clock Networks and PLL Clock Sources
FPGA General Purpose I/O
External Memory Interface
PCIe Gen1, Gen2, and Gen3 Hard IP
Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet
Low Power Serial Transceivers
SoC with Hard Processor System
Dynamic and Partial Reconfiguration
Enhanced Configuration and Configuration via Protocol
SEU Error Detection and Correction
Power Management
Incremental Compilation
Document Revision History for Intel® Arria® 10 Device Overview
Visible to Intel only — GUID: sam1403480256945
Ixiasoft
Dynamic Reconfiguration
You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support.