Visible to Intel only — GUID: xav1612964055391
Ixiasoft
Recommended Operating Conditions
E-Tile Transceiver Power Supply Recommended Operating Conditions
P-Tile Transceiver Power Supply Recommended Operating Conditions
R-Tile Transceiver Power Supply Recommended Operating Conditions
F-Tile Transceiver Power Supply Recommended Operating Conditions
HPS Power Supply Recommended Operating Conditions
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications
Differential SSTL, HSTL, and HSUL I/O Standards Specifications
Differential POD I/O Standards Specifications
Differential I/O Standards Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
Visible to Intel only — GUID: xav1612964055391
Ixiasoft
R-Tile Transmitter Specifications
Symbol/Description | Condition | All Transceiver Speed Grades | Unit | ||
---|---|---|---|---|---|
Min | Typ | Max | |||
Supported I/O standards | PCIe* | High-Speed Differential I/O | — | ||
CXL | High-Speed Differential I/O | — | |||
Differential on-chip termination resistors | PCIe* 80 | 80 | 100 | 120 | Ω |
CXL80 | 80 | 100 | 120 | Ω | |
Differential peak-to-peak voltage for full swing | PCIe* 2.5 GT/s | 800 | — | 1,200 | mV |
PCIe* 5.0 GT/s | 800 | — | 1,200 | mV | |
PCIe* 8.0 GT/s | 800 | — | 1,300 | mV | |
PCIe* 16.0 GT/s | 800 | — | 1,300 | mV | |
PCIe* 32.0 GT/s | 800 | — | 1,300 | mV | |
CXL 8.0 GT/s | 800 | — | 1,300 | mV | |
CXL 16.0 GT/s | 800 | — | 1,300 | mV | |
CXL 32.0 GT/s | 800 | — | 1,300 | mV | |
Differential peak-to-peak voltage during EIEOS | PCIe* 8.0 GT/s, 16.0 GT/s, and 32.0 GT/s | 250 | — | — | mV |
CXL 8.0 GT/s, 16.0 GT/s, and 32.0 GT/s | 250 | — | — | mV | |
Lane-to-lane output skew | PCIe* 2.5 GT/s | — | — | 2.5 | ns |
PCIe* 5.0 GT/s | — | — | 2 | ns | |
PCIe* 8.0 GT/s | — | — | 1.5 | ns | |
PCIe* 16.0 GT/s | — | — | 1.25 | ns | |
PCIe* 32.0 GT/s | — | — | 1.25 | ns | |
CXL 8.0 GT/s | — | — | 1.5 | ns | |
CXL 16.0 GT/s | — | — | 1.25 | ns | |
CXL 32.0 GT/s | — | — | 1.25 | ns |
80 100ohms (Typical) aligned to Base spec.