Visible to Intel only — GUID: kyq1583213693729
Ixiasoft
Recommended Operating Conditions
E-Tile Transceiver Power Supply Recommended Operating Conditions
P-Tile Transceiver Power Supply Recommended Operating Conditions
R-Tile Transceiver Power Supply Recommended Operating Conditions
F-Tile Transceiver Power Supply Recommended Operating Conditions
HPS Power Supply Recommended Operating Conditions
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications
Differential SSTL, HSTL, and HSUL I/O Standards Specifications
Differential POD I/O Standards Specifications
Differential I/O Standards Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
Visible to Intel only — GUID: kyq1583213693729
Ixiasoft
Avalon® Streaming (Avalon®-ST) Configuration Timing
Symbol | Description | Minimum | Unit |
---|---|---|---|
tACLKH | AVST_CLK high time | 3.6 | ns |
tACLKL | AVST_CLK low time | 3.6 | ns |
tACLKP | AVST_CLK period | 8 | ns |
tADSU 132 | AVST_DATA setup time before rising edge of AVST_CLK | 2.1 | ns |
tADH 132 | AVST_DATA hold time after rising edge of AVST_CLK | 0.1 | ns |
tAVSU | AVST_VALID setup time before rising edge of AVST_CLK | 2.1 | ns |
tAVDH | AVST_VALID hold time after rising edge of AVST_CLK | 0 | ns |
Figure 30. Avalon®-ST Configuration Timing Diagram
132 Data sampled by the FPGA (sink) at the next rising clock edge.