Visible to Intel only — GUID: qvh1583213478640
Ixiasoft
Recommended Operating Conditions
E-Tile Transceiver Power Supply Recommended Operating Conditions
P-Tile Transceiver Power Supply Recommended Operating Conditions
R-Tile Transceiver Power Supply Recommended Operating Conditions
F-Tile Transceiver Power Supply Recommended Operating Conditions
HPS Power Supply Recommended Operating Conditions
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications
Differential SSTL, HSTL, and HSUL I/O Standards Specifications
Differential POD I/O Standards Specifications
Differential I/O Standards Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
Visible to Intel only — GUID: qvh1583213478640
Ixiasoft
P-Tile Transceiver Performance
Symbol/Description | Condition | Gen 1 | Gen 2 | Gen 3 | Gen 4 | Unit |
---|---|---|---|---|---|---|
Supported data rate | PCIe* | 2.5 | 5 | 8 | 16 | Gbps |
Symbol/Description | Condition | Transceiver Speed Grade | Unit | ||
---|---|---|---|---|---|
Min | Typ | Max | |||
VCO frequency | — | — | 5 | — | GHz |
PLL bandwidth (BWTX-PKG_PLL1)66 | PCIe* 2.5 GT/s | 1.5 | — | 22 | MHz |
PCIe* 5.0 GT/s | 8 | — | 16 | MHz | |
PLL bandwidth (BWTX-PKG_PLL2)66 | PCIe* 5.0 GT/s | 5 | — | 16 | MHz |
PLL peaking (PKGTX-PLL1) | PCIe* 2.5 GT/s | — | — | 3 | dB |
PCIe* 5.0 GT/s | — | — | 3 | dB | |
PLL peaking (PKGTX-PLL2)66 | PCIe* 5.0 GT/s | 1 | — | — | dB |
Symbol/Description | Condition | Transceiver Speed Grade | Unit | ||
---|---|---|---|---|---|
Min | Typ | Max | |||
VCO frequency | — | — | 8 | — | GHz |
PLL bandwidth (BWTX-PKG_PLL1)67 | PCIe* 8.0 GT/s | 2 | — | 4 | MHz |
PCIe* 16.0 GT/s | 2 | — | 4 | MHz | |
PLL bandwidth (BWTX-PKG_PLL2)67 | PCIe* 8.0 GT/s | 2 | — | 5 | MHz |
PCIe* 16.0 GT/s | 2 | — | 5 | MHz | |
PLL peaking (PKGTX-PLL1)67 | PCIe* 8.0 GT/s | — | — | 2 | dB |
PCIe* 16.0 GT/s | — | — | 2 | dB | |
PLL peaking (PKGTX-PLL2)67 | PCIe* 8.0 GT/s | — | — | 1 | dB |
PCIe* 16.0 GT/s | — | — | 1 | dB |
66 The Tx PLL bandwidth must lie between the minimum and maximum ranges given in this table. PLL peaking must lie below the value in this table. Note that the PLL bandwidth extends from zero up to the values specified in this table. The PLL bandwidth is defined at the point where its transfer function crosses the –3 dB point.
67 The Tx PLL bandwidth must lie between the minimum and maximum ranges given in this table. PLL peaking must lie below the value in this table. Note that the PLL bandwidth extends from zero up to the values specified in this table. The PLL bandwidth is defined at the point where its transfer function crosses the –3 dB point.