Agilex™ 7 FPGAs and SoCs Device Data Sheet: F-Series and I-Series

ID 683301
Date 7/08/2024
Public
Document Table of Contents

P-Tile Transceiver Performance

Table 50.  P-Tile Transmitter and Receiver Data Rate Performance For specification status, see the Data Sheet Status table
Symbol/Description Condition Gen 1 Gen 2 Gen 3 Gen 4 Unit
Supported data rate PCIe* 2.5 5 8 16 Gbps
Table 51.  P-Tile PLLA Performance For specification status, see the Data Sheet Status table
Symbol/Description Condition Transceiver Speed Grade Unit
Min Typ Max
VCO frequency 5 GHz
PLL bandwidth (BWTX-PKG_PLL1)66 PCIe* 2.5 GT/s 1.5 22 MHz
PCIe* 5.0 GT/s 8 16 MHz
PLL bandwidth (BWTX-PKG_PLL2)66 PCIe* 5.0 GT/s 5 16 MHz
PLL peaking (PKGTX-PLL1) PCIe* 2.5 GT/s 3 dB
PCIe* 5.0 GT/s 3 dB
PLL peaking (PKGTX-PLL2)66 PCIe* 5.0 GT/s 1 dB
Table 52.  P-Tile PLLB Performance For specification status, see the Data Sheet Status table
Symbol/Description Condition Transceiver Speed Grade Unit
Min Typ Max
VCO frequency 8 GHz
PLL bandwidth (BWTX-PKG_PLL1)67 PCIe* 8.0 GT/s 2 4 MHz
PCIe* 16.0 GT/s 2 4 MHz
PLL bandwidth (BWTX-PKG_PLL2)67 PCIe* 8.0 GT/s 2 5 MHz
PCIe* 16.0 GT/s 2 5 MHz
PLL peaking (PKGTX-PLL1)67 PCIe* 8.0 GT/s 2 dB
PCIe* 16.0 GT/s 2 dB
PLL peaking (PKGTX-PLL2)67 PCIe* 8.0 GT/s 1 dB
PCIe* 16.0 GT/s 1 dB
66 The Tx PLL bandwidth must lie between the minimum and maximum ranges given in this table. PLL peaking must lie below the value in this table. Note that the PLL bandwidth extends from zero up to the values specified in this table. The PLL bandwidth is defined at the point where its transfer function crosses the –3 dB point.
67 The Tx PLL bandwidth must lie between the minimum and maximum ranges given in this table. PLL peaking must lie below the value in this table. Note that the PLL bandwidth extends from zero up to the values specified in this table. The PLL bandwidth is defined at the point where its transfer function crosses the –3 dB point.