Visible to Intel only — GUID: xtx1583213350742
Ixiasoft
Recommended Operating Conditions
E-Tile Transceiver Power Supply Recommended Operating Conditions
P-Tile Transceiver Power Supply Recommended Operating Conditions
R-Tile Transceiver Power Supply Recommended Operating Conditions
F-Tile Transceiver Power Supply Recommended Operating Conditions
HPS Power Supply Recommended Operating Conditions
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications
Differential SSTL, HSTL, and HSUL I/O Standards Specifications
Differential POD I/O Standards Specifications
Differential I/O Standards Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
Visible to Intel only — GUID: xtx1583213350742
Ixiasoft
Absolute Maximum Ratings
This section defines the maximum operating conditions. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.
CAUTION:
Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.
Symbol | Description | Condition | Minimum | Maximum | Unit |
---|---|---|---|---|---|
VCC | Core voltage power supply | — | –0.5 | 1.14 | V |
VCCP | Periphery circuitry power supply | — | –0.5 | 1.14 | V |
VCCPT | Power supply for I/O PLL and I/O pre-driver | — | –0.5 | 2.08 | V |
VCCRCORE | CRAM power supply | — | –0.5 | 1.64 | V |
VCCH | Transceiver digital power supply | Devices with E-Tile and P-Tile | –0.5 | 1.21 | V |
Devices with R-Tile and F-Tile | –0.5 | 1.07 | V | ||
Devices with F-Tile only | –0.5 | 1.07 | V | ||
VCCH_SDM | SDM block transceiver digital power sense | Devices with E-Tile and P-Tile | –0.5 | 1.21 | V |
Devices with R-Tile and F-Tile | –0.5 | 1.21 | V | ||
Devices with F-Tile only | –0.5 | 1.07 | V | ||
VCCIO_PIO_SDM | SDM block I/O bank power sense of bank 3A | — | –0.5 | 2.01 | V |
VCCIO_SDM | SDM block configuration pins power supply | — | –0.5 | 2.08 | V |
VCCL_SDM | SDM block core voltage power supply | — | –0.5 | 1.07 | V |
VCCFUSEWR_SDM | SDM block fuse writing power supply | — | –0.5 | 2.4 | V |
VCCPLLDIG_SDM | SDM block PLL digital power supply | — | –0.5 | 1.07 | V |
VCCPLL_SDM | SDM block PLL analog power supply | — | –0.5 | 2.08 | V |
VCCBAT | Battery back-up power supply (For design security volatile key register) | — | –0.5 | 2.08 | V |
VCCADC | ADC voltage sensor power supply | — | –0.5 | 2.08 | V |
VCCIO_PIO | I/O bank power supply | — | –0.5 | 2.01 | V |
VCCA_PLL | I/O clock network power supply | — | –0.5 | 1.64 | V |
VCCRT_GXE | Transceiver power supply | E-Tile devices | –0.5 | 1.21 | V |
VCC_HSSI_GXE | E-Tile digital signal power supply | E-Tile devices | –0.5 | 1.21 | V |
VCCRTPLL_GXE | Transceiver PLL power supply | E-Tile devices | –0.5 | 1.21 | V |
VCCH_GXE | Analog power supply | E-Tile devices | –0.5 | 1.47 | V |
VCCCLK_GXE | LVPECL REFCLK power supply | E-Tile devices | –0.5 | 3.41 | V |
VCCRT_GXP | Transceiver power supply | P-Tile devices | –0.5 | 1.21 | V |
VCC_HSSI_GXP | P-Tile digital signal power supply | P-Tile devices | –0.5 | 1.21 | V |
VCCFUSE_GXP | P-Tile efuse power supply | P-Tile devices | –0.5 | 1.21 | V |
VCCCLK_GXP | P-Tile I/O buffer power supply | P-Tile devices | –0.5 | 2.46 | V |
VCCH_GXP | High voltage power for transceiver | P-Tile devices | –0.5 | 2.46 | V |
VCCEHT_GXR | Transceiver analog high voltage power | R-Tile devices | –0.5 | 2.03 | V |
VCCERT_GXR | Transceiver analog power supply | R-Tile devices | –0.5 | 1.33 | V |
VCCED_GXR | Transceiver digital power supply | R-Tile devices | –0.5 | 1.21 | V |
VCCE_PLL_GXR | PLLs power supply | R-Tile devices | –0.5 | 1.33 | V |
VCCE_DTS_GXR | DTS power supply | R-Tile devices | –0.5 | 1.33 | V |
VCCCLK_GXR | Reference clock power supply | R-Tile devices | –0.5 | 1.34 | V |
VCCHFUSE_GXR | R-Tile efuse power supply | R-Tile devices | –0.5 | 1.34 | V |
VCC_HSSI_GXR | Digital signal power supply | R-Tile devices | –0.5 | 1.21 | V |
VCC_HSSI_GXF | F-Tile digital signal power supply | F-Tile devices | –0.5 | 1.07 | V |
VCCFUSECORE_GXF | F-Tile fuse writing power supply | F-Tile devices | –0.5 | 1.37 | V |
VCCFUSEWR_GXF | F-Tile efuse power supply | F-Tile devices | –0.5 | 1.37 | V |
VCCCLK_GXF | Reference clock power supply | F-Tile devices | –0.5 | 2.04 | V |
VCCERT1_FHT_GXF | FHT analog core supply 1 | F-Tile devices | –0.5 | 1.33 | V |
VCCERT2_FHT_GXF | FHT analog core supply 2 | F-Tile devices | –0.5 | 1.33 | V |
VCCEHT_FHT_GXF | FHT high voltage power supply for analog circuit | F-Tile devices | –0.5 | 1.99 | V |
VCCERT_FGT_GXF | FGT analog core supply | F-Tile devices | –0.5 | 1.34 | V |
VCCH_FGT_GXF | FGT analog I/O power supply | F-Tile devices | –0.5 | 2.04 | V |
VCCERT_GXF_COMBINE | Combined analog core supply | F-Tile devices | –0.5 | 1.33 | V |
VCCL_HPS | HPS core voltage and periphery circuitry power supply | — | –0.5 | 1.21 | V |
VCCPLLDIG_HPS | HPS PLL digital power supply | — | –0.5 | 1.21 | V |
VCCPLL_HPS | HPS PLL analog power supply | — | –0.5 | 2.08 | V |
VCCIO_HPS | HPS I/O buffers power supply | — | –0.5 | 2.08 | V |
VI | DC input voltage | VCCIO_PIO = 1.2 V | –0.3 | 1.56 | V |
VCCIO_PIO = 1.5 V | 0 | 1.7 | V | ||
VCCIO_SDM, VCCIO_HPS = 1.8 V | –0.3 | 2.19 | V | ||
IOUT 1 2 | DC output current per pin | VCCIO_PIO = 1.2 V, 1.5 V 3 | –15 | 15 | mA |
VCCIO_SDM, VCCIO_HPS = 1.8 V 4 | –20 | 20 | mA | ||
TJ | Absolute junction temperature | — | –55 | 125 | °C |
TSTG | Storage temperature | — | –55 | 150 | °C |
1 Total current per I/O bank must not exceed 100 mA.
2 Applies to all I/O standards and settings supported by I/O banks, including single-ended and differential I/Os.
3 The maximum current allowed through any GPIO bank pin when the device is not turned on or during power-up/power-down conditions is 10 mA. Pin voltage during these conditions should not exceed 1.2 V or the VCCIO_PIO supply rail of the bank where the I/O pin resides in, whichever is the lower voltage.
4 The maximum current allowed through any HPS/SDM pin when the device is not turned on or during power-up/power-down conditions is 10 mA. Pin voltage during these conditions should not exceed VCCIO_HPS or VCCIO_SDM supply rail of the bank where the I/O pin resides in.