Visible to Intel only — GUID: kqb1533277193718
Ixiasoft
1. About the 25G Ethernet Intel FPGA IP
2. Getting Started
3. 25G Ethernet Intel FPGA IP Parameters
4. Functional Description
5. Reset
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Debugging the Link
9. 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide Archives
10. Document Revision History for the 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. Transceivers
6.4. Transceiver Reconfiguration Signals
6.5. Avalon® Memory-Mapped Management Interface
6.6. PHY Interface Signals
6.7. 1588 PTP Interface Signals
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
Visible to Intel only — GUID: kqb1533277193718
Ixiasoft
9. 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide Archives
IP versions are the same as the Intel® Quartus® Prime Design Suite software versions up to v19.1. From Intel® Quartus® Prime Design Suite software version 19.2 or later, IP cores have a new IP versioning scheme.
If an IP core version is not listed, the user guide for the previous IP core version applies.
Intel® Quartus® Prime Version | IP Core Version | User Guide |
---|---|---|
20.3 | 19.4.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
20.1 | 19.4.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
19.4 | 19.4.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
19.3 | 19.3.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
19.2 | 19.2.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
19.1 | 19.1 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
18.1 | 18.1 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |
18.0 | 18.0 | 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide |