Visible to Intel only — GUID: qmo1487228045683
Ixiasoft
1. Quick Start Guide
2. 10GBASE-R Ethernet Design Example
3. 10M/100M/1G/2.5G/10G Ethernet Design Example
4. 1G/2.5G Ethernet Design Example with IEEE 1588v2 Feature
5. 1G/2.5G/10G Ethernet Design Example with IEEE 1588v2 Feature
6. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
7. Interface Signals Description
8. Configuration Registers Description
9. Low Latency Ethernet 10G MAC Intel® Stratix® 10 FPGA IP Design Example User Guide Archives
10. Document Revision History for the Low Latency Ethernet 10G MAC Intel® Stratix® 10 FPGA IP Design Example User Guide
Visible to Intel only — GUID: qmo1487228045683
Ixiasoft
3.5. Hardware Testing
Follow the procedure at the provided link to test the design example in the selected hardware.
In the Clock Controller application, which is part of the development kit, set the following frequencies:
- U5, Out 4—125 MHz
- U5, Out 5—644.53125MHz
- U6, Out 8—125MHz