Visible to Intel only — GUID: vgo1404696907063
Ixiasoft
1. GTS HDMI Intel® FPGA IP Quick Reference
2. HDMI Overview
3. Release Information
4. GTS HDMI Intel® FPGA IP Getting Started
5. GTS HDMI Intel® FPGA IP Hardware Design Examples
6. HDMI Source
7. HDMI Sink
8. Transceiver Handling (HDMI Wrapper = HDMI and Transceiver)
9. HDMI Parameters
10. HDMI Simulation Example
11. GTS HDMI Intel® FPGA IP User Guide Archives
12. Document Revision History for the GTS HDMI Intel® FPGA IP User Guide
6.1.1. Source Scrambler, TMDS/TERC4 Encoder
6.1.2. Source Video Resampler
6.1.3. Source Window of Opportunity Generator
6.1.4. Source Auxiliary Packet Encoder
6.1.5. Source Auxiliary Packet Generators
6.1.6. Source Auxiliary Data Path Multiplexers
6.1.7. Source Auxiliary Control Port
6.1.8. Source Audio Encoder
6.1.9. TX Core-PHY Interface
6.1.10. I2C Controller
7.1.1. Sink Word Alignment and Channel Deskew
7.1.2. Sink Descrambler, TMDS/TERC4 Decoder
7.1.3. Sink Auxiliary Decoder
7.1.4. Sink Auxiliary Packet Capture
7.1.5. Sink Video Resampler
7.1.6. Sink Auxiliary Data Port
7.1.7. Sink Audio Decoder
7.1.8. Status and Control Data Channel (SCDC) Interface
7.1.9. RX Core-PHY Interface
7.1.10. I2C Target
7.1.11. I2C and EDID RAM Blocks
Visible to Intel only — GUID: vgo1404696907063
Ixiasoft
4.2. Specifying IP Parameters and Options
Follow these steps to specify the GTS HDMI Intel® FPGA IP parameters and options.
- Create a Quartus® Prime project using the New Project Wizard available from the File menu.
- On the Tools menu, click IP Catalog.
- Under Installed IP, double-click Library > Interface > Protocols > Audio&Video > GTS HDMI Intel® FPGA IP .
The parameter editor appears.
- Specify a top-level name for your custom IP variation. This name identifies the IP variation files in your project. If prompted, also specify the targeted FPGA device family and output file HDL preference. Click OK.
- Specify parameters and options in the HDMI parameter editor:
- Specify parameters defining the IP functionality, port configurations, and device-specific features.
- Specify options for generation of a timing netlist, simulation model, testbench, or example design (where applicable).
- Specify options for processing the IP files in other EDA tools.
- Click Generate to generate the IP and supporting files, including simulation models.
- Click Close when file generation completes.
- Click Finish.
- If you generate the GTS HDMI Intel® FPGA IP instance in an Quartus® Prime project, you are prompted to add Quartus® Prime IP File (.qip) and Quartus® Prime Simulation IP File (.sip) to the current Quartus® Prime project.