Visible to Intel only — GUID: gub1596592346731
Ixiasoft
1. GTS HDMI Intel® FPGA IP Quick Reference
2. HDMI Overview
3. Release Information
4. GTS HDMI Intel® FPGA IP Getting Started
5. GTS HDMI Intel® FPGA IP Hardware Design Examples
6. HDMI Source
7. HDMI Sink
8. Transceiver Handling (HDMI Wrapper = HDMI and Transceiver)
9. HDMI Parameters
10. HDMI Simulation Example
11. GTS HDMI Intel® FPGA IP User Guide Archives
12. Document Revision History for the GTS HDMI Intel® FPGA IP User Guide
6.1.1. Source Scrambler, TMDS/TERC4 Encoder
6.1.2. Source Video Resampler
6.1.3. Source Window of Opportunity Generator
6.1.4. Source Auxiliary Packet Encoder
6.1.5. Source Auxiliary Packet Generators
6.1.6. Source Auxiliary Data Path Multiplexers
6.1.7. Source Auxiliary Control Port
6.1.8. Source Audio Encoder
6.1.9. TX Core-PHY Interface
6.1.10. I2C Controller
7.1.1. Sink Word Alignment and Channel Deskew
7.1.2. Sink Descrambler, TMDS/TERC4 Decoder
7.1.3. Sink Auxiliary Decoder
7.1.4. Sink Auxiliary Packet Capture
7.1.5. Sink Video Resampler
7.1.6. Sink Auxiliary Data Port
7.1.7. Sink Audio Decoder
7.1.8. Status and Control Data Channel (SCDC) Interface
7.1.9. RX Core-PHY Interface
7.1.10. I2C Target
7.1.11. I2C and EDID RAM Blocks
Visible to Intel only — GUID: gub1596592346731
Ixiasoft
7.1.10. I2C Target
The core includes a pair of I2C targets when you turn on the Include I2C Master/Slave parameter.
- One target is for the EDID address (0x50).
You need to instantiate a separate memory (ROM/RAM) to interface with this target. The HDMI IP also has an optional feature to include a RAM for EDID.
- The other target is for the SCDC address (0x54).
The I2C target for the SCDC will be directly interfaced with the HDMI core for the SCDC registers operation.
The Include I2C Pads parameter enables the instantiation of open-drain driver pads in the IP core component. If this parameter is turned off, then these pads must be included at the system top-level.