GTS HDMI Intel® FPGA IP User Guide

ID 823533
Date 11/25/2024
Public
Document Table of Contents

7.1.10. I2C Target

The core includes a pair of I2C targets when you turn on the Include I2C Master/Slave parameter.
  • One target is for the EDID address (0x50).

    You need to instantiate a separate memory (ROM/RAM) to interface with this target. The HDMI IP also has an optional feature to include a RAM for EDID.

  • The other target is for the SCDC address (0x54).

    The I2C target for the SCDC will be directly interfaced with the HDMI core for the SCDC registers operation.

The Include I2C Pads parameter enables the instantiation of open-drain driver pads in the IP core component. If this parameter is turned off, then these pads must be included at the system top-level.