Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 4/01/2024
Public
Document Table of Contents

2.2.5. Output Register Bank for Floating-point Arithmetic

The positive edge of the clock signal triggers the 48-bit (32 bits data and 16 bits exception flags) bypassable output register bank. This register is not reset after power up and may hold unwanted data. Use the CLR signal to reset the register before starting an operation.

The positive edge of the clock signal triggers the 48-bit (32 bits data and 16 bits exception flags) bypassable output register bank. During power up, the SCLR is asserted and the registers are reset. It is recommended to assert the CLR signal before starting an operation.

Figure 16. Location of Output Register for FP32 Operation Modes
Figure 17. Location of Output Register for FP16 Operation Modes

The following variable precision DSP block signals control the output register per variable precision DSP block:

  • CLK
  • ENA[2..0]
  • CLR[1]