Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 4/01/2024
Public
Document Table of Contents

5.4. Maximum Output Data Width for Fixed-point Arithmetic

Table 51.  Maximum Output Data Width for 9 x 9 Sum of 6 Operational Mode
Operation Mode Maximum Output Data Width
resulta chainout
m9x9_sumof6 64 64
Table 52.  Maximum Output Data Width for 18 x 18 Fixed-point Arithmetic Operational Modes
Operation Mode Maximum Output Data Width
resulta resultb scanout chainout
Without Input Cascade Feature When Input Cascade is Enabled for ay Input When Input Cascade is Enabled for by Input When Input Cascade is Enabled for ay and by Input  
m18×18_full 64 37 Use the same width as by port width. Use the same width as by port width. Use the same width as ay or scanin port width. Use the same width as ay or scanin port width. Not used
m18×18_sumof2 64 Not used Use the same width as by. Use the same width as by port width. Use the same width as ay or scanin port width. Use the same width as ay or scanin port width. 64
m18×18_systolic 64 37 Use the same width as by. Use the same width as by port width. Use the same width as ay or scanin port width. Use the same width as ay or scanin port width. 44
Table 53.  Maximum Output Data Width for 27 x 27 Fixed-point Arithmetic Operational Mode
Operation Mode Maximum Output Data Width
resulta scanout chainout
m27×27

64

Use the same width as ay or scanin port width.

64