Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 9/20/2024
Public
Document Table of Contents

12. Document Revision History for the Agilex™ 5 Variable Precision DSP Blocks User Guide

Document Version Quartus® Prime Version Changes
2024.09.20 24.1
  • Added sections:
    • Input Register Bank for Tensor Floating-point Mode
    • Input Register Bank for Tensor Fixed-point Mode
    • Input Register Bank for Tensor Accumulation Mode
    • Pipeline Registers for Tensor Floating-point Mode
    • Pipeline Registers for Tensor Fixed-point Mode
    • Pipeline Registers for Tensor Accumulation Mode
    • Cascade Signals for Tensor Floating-point Mode
    • Cascade Signals for Tensor Fixed-point Mode
    • Cascade Signals for Tensor Accumulation Mode
    • Output Registers for Tensor Floating-point Mode
    • Output Registers for Tensor Fixed-point Mode
    • Output Registers for Tensor Accumulation Mode
  • Updated sections:
    • Operational Modes for Tensor Mode
    • Data Input Feed Preloading Method
    • Side Input Feed Preloading Method
    • Tensor Floating-point Mode
    • Tensor Fixed-point Mode
    • Tensor Accumulation Mode
    • Operation Mode Tab
    • Clock Source Enable/Clear Tab
    • Tensor Floating-Point Mode Signals
    • Using Less Than 36-Bit Operand In 18 x 18 Plus 36 Mode Example
    • Pipelining
    • FP32 Multiplication with Addition or Subtraction Mode Signals
    • FP32 Multiplication with Accumulation Mode Signals
    • FP32 Vector One and Vector Two Modes Signals
    • Sum of Two FP16 Multiplication Mode Signals
    • Sum of Two FP16 Multiplication with FP32 Addition Mode Signals
    • Sum of Two FP16 Multiplication with Accumulation Mode Signals
    • FP16 Vector One and Vector Two Modes Signals
    • FP16 Vector Three Mode Signals
    • Parameterizing the Native AI Optimized DSP Agilex FPGA IP
    • Native AI Optimized DSP Agilex FPGA IP Core Signals
  • Removed sections:
    • DOT Product Vector Engines for Tensorr Mode
    • Fixed-point to Floating-point Converter for Tensor Mode
    • Fixed-point to 32-bit Floating-point Conversion Examples
    • Exception Handling for Floating-point Conversion
    • Dynamic Control Multiplexer Bank for Tensor Mode
    • Accumulator for Tensor Mode
2024.04.01 24.1 Initial release.