Variable Precision DSP Blocks User Guide: Agilex™ 5 FPGAs and SoCs

ID 813968
Date 9/20/2024
Public
Document Table of Contents

8.3.3. Pipelining Tab

Table 108.   Pipelining Tab
Parameter Value Default Value Description
Do you want to pipeline the function?
Pipeline

No

Yes

No Select Yes to enable pipeline register to the multiplier's output. Enabling the pipeline register adds extra latency to the output.
Latency Any value greater than 0. 1 Specify the desired output latency in clock cycle.
Clear Signal Type

NONE

ACLR

SCLR

NONE Specify the type of reset for the pipeline register.

Select NONE if you do not use any pipeline register.

Select ACLR to use asynchronous clear for the pipeline register. This generates ACLR port.

Select SCLR to use synchronous clear for the pipeline register. This generates SCLR port.

Create a 'clken' clock enable clock

Off

On

Off

Specifies active high clock enable for the clock port of the pipeline register
What type of optimization do you want?
Type

Default

Speed

Area

Default Specify the desired optimization for the IP core.

Select Default to let Quartus® Prime software to determine the best optimization for the IP core.