Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 10/07/2024
Public
Document Table of Contents

6.7.2. Reconfiguration Option: Reconfiguration Through HVIO Interfaces

After the I/O PLL reconfiguration operation is complete, the HVIO Fabric Feeding I/OPLL operates in the following configuration:

  • 200 MHz with 0 ps phase shift on counter C0 output
  • 400 MHz with 0 ps phase shift on counter C1 output

To run the design example using clock gating reconfiguration, perform these steps:

  1. Program the device top.sof.
  2. In the In-System Sources & Probes IP core, keep mode_0 in low pulse and assert mode_1 to high pulse.
  3. Assert a high pulse on the reset_SM signal to start the I/O PLL reconfiguration operation.