Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 10/07/2024
Public
Document Table of Contents

6.7.3. Reconfiguration Option: Clock Gating Reconfiguration

After the I/O PLL reconfiguration operation is complete, the HSIO I/OPLLs operate in the following configuration:

  • Counter C0 output is ungated
  • Counter C1 output is gated

To run the design example using clock gating reconfiguration, perform these steps:

  1. Program the device top.sof.
  2. In the In-System Sources & Probes IP core, keep mode_0 in low pulse and assert mode_1 to high pulse.
  3. Assert a high pulse on the reset_SM signal to start the I/O PLL reconfiguration operation.