Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 10/07/2024
Public
Document Table of Contents

6.7.1. Reconfiguration Option: Reconfiguration Through EMIF Calibration IP

After the I/O PLL reconfiguration operation is complete, the I/O PLL operates in the following configuration:

  • HSIO I/O PLL 1:
    1. 400 MHz with 0 ps phase shift on counter C1 output
    2. 200 MHz with 0 ps phase shift on counter C2 output
  • HSIO I/O PLL 2:
    1. 400 MHz with phase shift on counter C1 output
    2. 200 MHz with phase shift on counter C2 output

The state machine initiates the I/O PLL recalibration process when the I/O PLL reconfiguration operation is complete.

To run the design example using advanced mode reconfiguration, perform these steps:

  1. Program the device top.sof.
  2. In the In-System Sources & Probes IP core, assert mode_0 to high pulse and keep mode_1 low.
  3. Assert a high pulse on the reset_SM signal to start the I/O PLL reconfiguration operation.