Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

ID 813671
Date 10/07/2024
Public
Document Table of Contents

7. Document Revision History for the Clocking and PLL User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version Changes
2024.10.07 24.3
  • Updated Reconfiguring The I/O PLL to add clarity about generating a reset pulse for the PLL.
  • Updated the values in the table: Multiply Factor and The Corresponding Data Bit Setting For Charge Pump Current
  • Added Design Example topic and the following sub-topics:
    • Reconfiguration Option: Reconfiguration Through EMIF Calibration IP
    • Reconfiguration Option: Reconfiguration Through HVIO Interfaces
    • Reconfiguration Option: Clock Gating Reconfiguration
2024.07.25 24.2
  • Updated the following tables:
    • IOPLL IP Core Parameters - Cascading Tab.
    • IOPLL IP Core Ports for Agilex™ 5 Devices.
  • Added footnotes in the following topics:
    • Source Synchronous Compensation Mode
    • Normal Compensation Mode
  • Added new chapter I/O PLL Reconfiguration.
2024.04.01 24.1 Initial release.