Visible to Intel only — GUID: xvv1658418152731
Ixiasoft
1. About the High Bandwidth Memory (HBM2E) Interface Agilex™ 7 FPGA IP User Guide
2. Introduction to High Bandwidth Memory
3. Agilex™ 7 M-Series HBM2E Architecture
4. Creating and Parameterizing the High Bandwidth Memory (HBM2E) Interface FPGA IP
5. High Bandwidth Memory (HBM2E) Interface FPGA IP Interface
6. High Bandwidth Memory (HBM2E) Interface FPGA IP Performance
7. Debugging the High Bandwidth Memory (HBM2E) Interface FPGA IP
8. Document Revision History for High Bandwidth Memory (HBM2E) Interface FPGA IP User Guide
A. High Bandwidth Memory (HBM2E) Interface FPGA IP Quartus® Prime Software Flow
Visible to Intel only — GUID: xvv1658418152731
Ixiasoft
3.1. Agilex™ 7 M-Series HBM2E Introduction
Agilex™ 7 M-Series devices use the Intel EMIB technology to interface to the HBM2E memory devices.
- The Agilex™ 7 FPGAs offer up to two HBM2E devices.
- Each HBM2E device can have a device density of 8GB or 16GB, based on the FPGA chosen.
This system-in-package solution helps to achieve maximum bandwidth and low power consumption in a small footprint.