Visible to Intel only — GUID: gvo1692648267945
Ixiasoft
1. About the High Bandwidth Memory (HBM2E) Interface Agilex™ 7 FPGA IP User Guide
2. Introduction to High Bandwidth Memory
3. Agilex™ 7 M-Series HBM2E Architecture
4. Creating and Parameterizing the High Bandwidth Memory (HBM2E) Interface FPGA IP
5. High Bandwidth Memory (HBM2E) Interface FPGA IP Interface
6. High Bandwidth Memory (HBM2E) Interface FPGA IP Performance
7. Debugging the High Bandwidth Memory (HBM2E) Interface FPGA IP
8. Document Revision History for High Bandwidth Memory (HBM2E) Interface FPGA IP User Guide
A. High Bandwidth Memory (HBM2E) Interface FPGA IP Quartus® Prime Software Flow
Visible to Intel only — GUID: gvo1692648267945
Ixiasoft
7.1. Debugging Guidelines for High Bandwidth Memory (HBM2E) Interface FPGA IP
Follow these guidelines when commencing to debug calibration problems with the HBM2E IP:
- Check the power supplies related to the HBM2E circuitry and verify that all are at the correct voltage levels.
- Check the universal interface bus (UIB) power.
- Check the UIB reference clock and its board connectivity. Verify the quality of the clock signal.
- Check that the PLL clock source meets its specifications, including its jitter specification.
- Check the circuit board to ensure that all reference clocks are toggling at the correct frequencies before configuring the device.
- Check the HBM2E device calibration using an out-of-the-box design example.
- Check the design using reduced specifications.