Agilex™ 7 General-Purpose I/O User Guide: M-Series

ID 772138
Date 7/08/2024
Public
Document Table of Contents

10. Document Revision History for the Agilex™ 7 General-Purpose I/O User Guide: M-Series

Document Version Quartus® Prime Version Changes
2024.07.08 24.2
  • Updated the figure Migration Capability Across M-Series Devices—Preliminary.
  • Added the mention of DDR5 in OCT Calibration Block.
  • Updated the following topics:
    • True Differential Signaling I/O Standard On-Chip Termination.
    • RZQ Pin Requirement.
    • Maximum DC Current Restrictions.
    • 1.05 V, 1.1 V, or 1.2 V I/O Interface Voltage Level Compatibility.
    • Programmable I/O Element Features for the HPS I/O Bank.
    • HPS I/O Implementation Guide.
    • HPS I/O Programmable IOE Features Assignment Names and Settings.
    • Delay Elements.
    • Programmable I/O Features Description.
  • Added a link to AN 555: True Differential Signaling Termination and Biasing for Intel Agilex® 7 MSeries and Intel Agilex® 5 FPGAs.
  • Added the topic Implementing SLVS-400 Standard at 1.1 V VCCIO_PIO Sub-bank.
2024.03.22 23.4 Removed 1.0 V LVCMOS I/O standards.
2023.12.04 23.4
  • Added package R31B and removed package R36B.
  • Removed 1.1 V VCCIO_PIO support from the LVSTL700 and Differential LVSTL700 I/O standards.
  • Removed support for 50 Ω RS OCT with calibration from the SLVS-400 I/O standard.
  • Updated the topic about placement restrictions for true differential and single-ended I/O standards in the same or adjacent GPIO-B bank.
2023.09.11 23.2
  • Removed the note about restricted support of M-Series FPGAs.
  • Updated the figure showing the I/O bank structure.
  • Added guidelines about placement restrictions for true differential and single-ended I/O standards in the same or adjacent I/O bank.
  • Updated guideline for unused GPIO-B banks.
2023.04.10 23.1 Initial release.