Visible to Intel only — GUID: evr1638456154396
Ixiasoft
1. About the Nios® V Embedded Processor
2. Nios® V Processor Hardware System Design with Intel® Quartus® Prime Software and Platform Designer
3. Nios® V Processor Software System Design
4. Nios® V Processor Configuration and Booting Solutions
5. Nios® V Processor - Using the MicroC/TCP-IP Stack
6. Nios® V Processor Debugging, Verifying, and Simulating
7. Nios® V Processor — Remote System Update
8. Nios® V Processor — Using Custom Instruction
9. Nios® V Embedded Processor Design Handbook Archives
10. Document Revision History for the Nios® V Embedded Processor Design Handbook
4.1. Introduction
4.2. Linking Applications
4.3. Nios® V Processor Booting Methods
4.4. Introduction to Nios® V Processor Booting Methods
4.5. Nios® V Processor Booting from Configuration QSPI Flash
4.6. Nios V Processor Booting from On-Chip Memory (OCRAM)
4.7. Summary of Nios® V Processor Vector Configuration and BSP Settings
6.4.1. Prerequisites
6.4.2. Setting Up and Generating Your Simulation Environment in Platform Designer
6.4.3. Creating Nios V Processor Software
6.4.4. Generating Memory Initialization File
6.4.5. Generating System Simulation Files
6.4.6. Running Simulation in the QuestaSim Simulator Using Command Line
Visible to Intel only — GUID: evr1638456154396
Ixiasoft
4.5.1.1.4. QSPI Flash Programming
Intel FPGA Device QSPI Flash Programming
- Ensure that the Intel FPGA device’s Active Serial (AS) pin is routed to the QSPI flash. This routing allows the flash loader to load into the QSPI flash and configure the board correctly.
- Ensure the MSEL pin setting on the board is configured for AS programming.
- Open the Intel Quartus Prime Programmer and make sure JTAG was detected under the Hardware Setup.
- Select Auto Detect and choose the FPGA device according to your board.
- Right-click the selected Intel FPGA device and select Edit > Change File. Next, select the generated JIC file.
- Select the Program/ Configure check boxes for the FPGA and QSPI devices.
- Click Start to start programming.
Note: Power cycle the device to begin Active Serial configuration scheme, and reset the Nios® V processor system upon entering user mode.