Visible to Intel only — GUID: zgu1709073953489
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* and VCS MX Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. Using Precompiled Simulation Libraries
1.11. FPGA Simulation Basics Revision History
1.9.2.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.2.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.2.3. Launching Simulation with the Run Simulation Feature
1.9.2.4. Running RTL Simulation using Run Simulation
1.9.2.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: zgu1709073953489
Ixiasoft
1.9.2. Run RTL Simulation using Run Simulation in Batch Mode (Command-Line)
You can run RTL simulation using the Run Simulation feature in batch mode by using any of the following methods:
- By entering Tcl commands in the Quartus® Prime Tcl Console.
- By entering global settings directly in the Quartus® Prime Settings File (.qsf) (for simulation environment setup only).
- By entering commands in the Quartus® Prime command-line shell:
quartus_sh -t <script file> \ [<script args>]
Note: Cadence Xcelium* only supports Run Simulation in batch mode. Aldec Active-HDL* only supports Run Simulation in the GUI mode.