Visible to Intel only — GUID: mwh1410383460363
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* and VCS MX Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. Using Precompiled Simulation Libraries
1.11. FPGA Simulation Basics Revision History
1.9.2.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.2.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.2.3. Launching Simulation with the Run Simulation Feature
1.9.2.4. Running RTL Simulation using Run Simulation
1.9.2.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: mwh1410383460363
Ixiasoft
2.2.4. Viewing Simulation Waveforms
QuestaSim* automatically generates a Wave Log Format File (.wlf) following simulation. You can use the .wlf to generate a waveform view.
To view a waveform from a .wlf through QuestaSim*, perform the following steps:
- Type vsim at the command line. The QuestaSim dialog box appears.
- Click File > Datasets. The Datasets Browser dialog box appears.
- Click Open and select your .wlf.
- Click Done.
- In the Object browser, select the signals that you want to observe.
- Click Add > Wave, and then click Selected Signals.
You must first convert the .vcd to a .wlf before you can view a waveform in QuestaSim*.
- To convert the .vcd to a .wlf, type the following at the command-line:
vcd2wlf <example>.vcd <example>.wlf
- After conversion, view the .wlf waveform in QuestaSim*.