Visible to Intel only — GUID: pwe1709152782937
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* and VCS MX Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. Using Precompiled Simulation Libraries
1.11. FPGA Simulation Basics Revision History
1.9.2.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.2.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.2.3. Launching Simulation with the Run Simulation Feature
1.9.2.4. Running RTL Simulation using Run Simulation
1.9.2.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: pwe1709152782937
Ixiasoft
1.9.2.5. Output Directories and Files for Run Simulation
Run Simulation generates subdirectories and files inside the following output directories, according to your specifications in the Simulation Options.
./simulation/<simulator/arbitrary>/rtlsim/ <project>_run_msim_rtl_<hdl>.do A .do file containing the simulator settings run_sim_command.sh (or .bat for Windows) A .sh/.bat file to rerun the simulation only (standalone, i.e., without rerunning Quartus Prime compilation and elaboration) <simulator/arbitrary>_transcript.log A simulator transcript file
./simulation/<simulator or arbitrary>/rtlsim/<project>_iputf_input ./aldec rivierapro_setup.tcl ./common modelsim_files.tcl riviera_files.tcl vcs_files.tcl vcsmx_files.tcl xcelium_files.tcl ./mentor msim_setup.tcl ./synopsys ./vcs vcs_setup.sh ./vcsmx synopsys_sim.setup vcsmx_setup.sh ./xcelium cds.lib hdl.var xcelium_setup.sh ./cds_libs Project library files