Visible to Intel only — GUID: yel1709072158404
Ixiasoft
Answers to Top FAQs
1. FPGA Simulation Basics
2. Siemens EDA QuestaSim* Simulator Support
3. Synopsys VCS* and VCS MX Support
4. Aldec Active-HDL and Riviera-PRO Support
5. Cadence Xcelium* Parallel Simulator Support
6. Quartus® Prime Pro Edition User Guide Third-party Simulation Archive
A. Quartus® Prime Pro Edition User Guides
1.1. FPGA Simulation Essential Elements
1.2. Overview of Simulation Tool Flow
1.3. Simulation Tool Flow
1.4. Supported Simulation Flows
1.5. Supported Hardware Description Languages
1.6. Supported Simulation Types
1.7. Supported Simulators
1.8. Post-Fit Simulation Support by FPGA Family
1.9. Automating Simulation with the Run Simulation Feature
1.10. Using Precompiled Simulation Libraries
1.11. FPGA Simulation Basics Revision History
1.9.2.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
1.9.2.2. Optional Simulation Settings for Run Simulation (Batch Mode)
1.9.2.3. Launching Simulation with the Run Simulation Feature
1.9.2.4. Running RTL Simulation using Run Simulation
1.9.2.5. Output Directories and Files for Run Simulation
Visible to Intel only — GUID: yel1709072158404
Ixiasoft
1.9.2.4. Running RTL Simulation using Run Simulation
To run RTL Simulation using the Run Simulation feature, follow these steps:
- Set up the Run Simulation feature, as Setting Up the Run Simulation Feature describes.
- If your design includes Intel FPGA IP, you generate the simulation model and setup scripts for IP components and Platform Designer systems when generating HDL for these IP. Click the Generate HDL button and specify Simulation options for model generation. For system and IP generation details, refer to Quartus® Prime Pro Edition User Guide: Platform Designer.
- Click Processing > Start > Start Analysis & Elaboration. The Compilation Dashboard indicates when Analysis & Elaboration completes successfully.
- Run RTL Simulation using one of the following methods:
- In the Quartus Prime software GUI, click Tools > Run Simulation > RTL Simulation.
- In batch mode, type the following command at the Quartus Prime Tcl console:
execute_flow -simulation
The Run Simulation feature compiles the simulation libraries and runs your simulator automatically, according to your settings when Setting Up the Run Simulation Feature. The Quartus® Prime software displays simulation output messages from the EDA simulator in the simulator GUI (if launched in GUI mode), or in the terminal.
- Analyze the simulation results in your simulator. Correct any functional errors in your design, testbench, or simulation script files. If necessary, re-simulate your design to verify correct behavior.
Related Information