Visible to Intel only — GUID: nik1412377929050
Ixiasoft
1. About the Hybrid Memory Cube Controller IP Core
2. Getting Started with the HMC Controller IP Core
3. Functional Description
4. HMC Controller IP Core Signals
5. HMC Controller IP Core Register Map
6. HMC Controller IP Core Stratix 10 Design Example
A. HMC Controller IP Core User Guide Archives
B. Additional Information
4.1. Application Interface Signals
4.2. HMC Interface Signals
4.3. Signals on the Interface to the I2C Master
4.4. Control and Status Register Interface Signals
4.5. Status and Debug Signals
4.6. Clock and Reset Signals
4.7. Transceiver Reconfiguration Signals
4.8. Signals on the Interface to the External PLL
Visible to Intel only — GUID: nik1412377929050
Ixiasoft
3.2.6.2. Transceiver Reconfiguration Interface
The transceiver reconfiguration interface provides access to the registers in the embedded Native PHY IP core. This interface provides direct access to the hard PCS registers on the device.
Note: This interface is present in the Quartus® Prime Pro – Stratix 10 Edition Beta software but is not functional in this release. However, the IP core uses the reconfig_clk internally. You must connect a valid clock to the reconfig_clk input port for correct functionality of the IP core.
The transceiver reconfiguration interface complies with the Avalon Memory-Mapped (Avalon-MM) specification defined in the Avalon Interface Specifications.