Visible to Intel only — GUID: ewo1466556781610
Ixiasoft
1. About the Hybrid Memory Cube Controller IP Core
2. Getting Started with the HMC Controller IP Core
3. Functional Description
4. HMC Controller IP Core Signals
5. HMC Controller IP Core Register Map
6. HMC Controller IP Core Stratix 10 Design Example
A. HMC Controller IP Core User Guide Archives
B. Additional Information
4.1. Application Interface Signals
4.2. HMC Interface Signals
4.3. Signals on the Interface to the I2C Master
4.4. Control and Status Register Interface Signals
4.5. Status and Debug Signals
4.6. Clock and Reset Signals
4.7. Transceiver Reconfiguration Signals
4.8. Signals on the Interface to the External PLL
Visible to Intel only — GUID: ewo1466556781610
Ixiasoft
6. HMC Controller IP Core Stratix 10 Design Example
Intel® provides a simulation- and compilation-ready design example with the HMC Controller IP core that targets a Stratix 10 device. This design is not guaranteed to close timing. Refer to the Hybrid Memory Cube Controller Design Example User Guide for information about the Arria 10 version of this design example. The Stratix 10 version of this IP core currently supports no board, but is available for simulation and compilation.
Note: The design example is available for simulation and compilation, but is not guaranteed to close timing. In addition, the Quartus® Prime Pro – Stratix 10 Edition Beta version of the IP core supports only the Mentor Graphics Modelsim simulator and the Synopsys VCS simulator.
Figure 21. High Level Block Diagram for the HMC Controller IP Core Design Example