Visible to Intel only — GUID: nik1412377926553
Ixiasoft
1. About the Hybrid Memory Cube Controller IP Core
2. Getting Started with the HMC Controller IP Core
3. Functional Description
4. HMC Controller IP Core Signals
5. HMC Controller IP Core Register Map
6. HMC Controller IP Core Stratix 10 Design Example
A. HMC Controller IP Core User Guide Archives
B. Additional Information
4.1. Application Interface Signals
4.2. HMC Interface Signals
4.3. Signals on the Interface to the I2C Master
4.4. Control and Status Register Interface Signals
4.5. Status and Debug Signals
4.6. Clock and Reset Signals
4.7. Transceiver Reconfiguration Signals
4.8. Signals on the Interface to the External PLL
Visible to Intel only — GUID: nik1412377926553
Ixiasoft
3.2.1. Application Interfaces
The data path request and response interfaces, also called the application request interface and the application response interface, provide a 512-bit data bus and dedicated signals for the application to provide HMC request packet field values and to read HMC response packet field values. The IP core supports one, two, three, or four pairs of data path request and response interfaces.
Related Information