Visible to Intel only — GUID: mcn1418357646903
Ixiasoft
Implementing I/O PLL Reconfiguration in the PLL Reconfig IP Core
Implementing I/O PLL Dynamic Phase Shift in the IOPLL IP Core
Design Considerations
Using the Design Examples
Document Revision History for AN 728: I/O PLL Reconfiguration and Dynamic Phase Shift for Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
Avalon® Memory-Mapped Interface Ports in the PLL Reconfig IP Core
Connecting the IOPLL and PLL Reconfig IP Cores
Connectivity between the IOPLL and PLL Reconfig IP Cores
I/O PLL Reconfiguration Write Operation
I/O PLL Reconfiguration Read Operation
Address Bus and Data Bus Settings
.mif Streaming Reconfiguration
Address Bus and Data Bus Setting for Counter Setting Reconfiguration
Address Bus and Data Bus Setting for Dynamic Phase Shift
Address Bus and Data Bus Setting for Bandwidth Setting Reconfiguration
Data Bus Setting for Loop Filter and Charge Pump Settings
Address Bus and Data Bus Setting for .mif Streaming Reconfiguration
Visible to Intel only — GUID: mcn1418357646903
Ixiasoft
Implementing I/O PLL Dynamic Phase Shift in the IOPLL IP Core
You can use the IOPLL IP core to perform phase shifting directly through the dynamic phase shift ports.
Note: If the PLL Reconfig IP core is enabled, the dedicated dynamic phase shift ports are disabled in the Platform Designer. If I/O PLL reconfiguration and dynamic phase shift are to be used in conjunction, use the Avalon® memory-mapped interface of the PLL Reconfig IP core.