Visible to Intel only — GUID: vgo1401275291981
Ixiasoft
Visible to Intel only — GUID: vgo1401275291981
Ixiasoft
6.1. Sink Functional Description
The sink core provides three (TMDS mode) or four (FRL mode) 20-bit or 40-bit data input paths corresponding to the color channels. The sink core clocks the three 20-bit or 40-bit channels from the transceiver outputs using the respective transceiver clock outputs.
- Blue channel: 0
- Green channel: 1
- Red channel: 2
- Clock channel: 3
For Support FRL = 1 design, in TMDS mode, a DCFIFO clocks the HDMI data stream from the scrambler, TMDS/TERC4 decoder in the transceiver recovered clock domain to vid_clk domain. All the blocks in the FRL path and video data operate in vid_clk domain.
When operating TMDS mode, the sink core accepts three 20-bit data input paths corresponding to each color channel. The sink core clocks the three 20-bit channels from the transceiver outputs using respective transceiver clock outputs.
- Blue channel: Data channel 0
- Green channel: Data channel 1
- Red channel: Data channel 2
When operating in FRL mode, the sink core accepts four 40-bit data input paths corresponding to each FRL channel. The sink core clocks the four 40-bit channels from the transceiver outputs using respective transceiver clock outputs.
- FRL channel 0: Data channel 0
- FRL channel 1: Data channel 1
- FRL channel 2: Data channel 2
- FRL channel 3: Data channel 3
The sink core provides N*48 bit video data per channel for each color channel, where N is number of pixels per clock.
Section Content
Sink Word Alignment and Channel Deskew
Sink Descrambler, TMDS/TERC4 Decoder
Sink Auxiliary Decoder
Sink Auxiliary Packet Capture
Sink Video Resampler
Sink Auxiliary Data Port
Sink Audio Decoder
Status and Control Data Channel (SCDC) Interface
HDCP 1.4 RX Architecture
HDCP 2.3 RX Architecture
FRL Depacketizer
Sink FRL Character Block and Super Block Demapper
Sink FRL Descrambler and Decoder
Sink FRL Resampler
RX Core-PHY Interface
I2C Slave
I2C and EDID RAM Blocks
Pixel De-repetition
Clocked Video to AXI4-Stream (CV2AXI) Remap
Clocked Video to AXI4-Stream Converter (CV2AXI)
Avalon Memory-Mapped Demultiplexer
HDMI RX Register
HDMI RX Interrupt
RX AXI4-Stream Auxiliary Bridge
RX Auxiliary Packet Filter
RX Auxiliary User Packetizer
Variable Refresh Rate(VRR) and Auto Low Latency Mode (ALLM)